# **General Description**

The 'LS47 accepts four lines of BCD (8421) input data, generates their complements internally and decodes the data with seven AND/OR gates having open-collector outputs to drive indicator segments directly. Each segment output is guaranteed to sink 24 mA in the ON (LOW) state and withstand 15V in the OFF (HIGH) state with a maximum leakage current of 250  $\mu$ A. Auxiliary inputs provided blanking, lamp test and cascadable zero-suppression functions.

#### **Features**

- Open-collector outputs
- Drive indicator segments directly
- Cascadable zero-suppression capability
- Lamp test input

### **Connection Diagram**



Order Number DM54LS47J, DM54LS47W, DM74LS47M or DM74LS47N See NS Package Number J16A, M16A, N16E or W16A

| Pin Names | Description                         |
|-----------|-------------------------------------|
| A0-A3     | BCD Inputs                          |
| RBI       | Ripple Blanking Input (Active LOW)  |
| ĪŢ        | Lamp Test Input (Active LOW)        |
| BI/RBO    | Blanking Input (Active LOW) or      |
|           | Ripple Blanking Output (Active LOW) |
| a-g       | *Segment Outputs (Active LOW)       |

<sup>\*</sup>OC-Open Collector

#### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V
Input Voltage 7V
Operating Free Air Temperature Range

Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                                                                     |     | DM54LS47 | •   |      | Units |      |      |
|-----------------|-------------------------------------------------------------------------------|-----|----------|-----|------|-------|------|------|
|                 | raianeer                                                                      | Min | Nom      | Max | Min  | Nom   | Max  | Omis |
| V <sub>CC</sub> | Supply Voltage                                                                | 4.5 | 5        | 5.5 | 4.75 | 5     | 5.25 | V    |
| $V_{IH}$        | High Level Input Voltage                                                      | 2   |          |     | 2    |       |      | V    |
| V <sub>IL</sub> | Low Level Input Voltage                                                       |     |          | 0.7 |      |       | 0.8  | V    |
| Іон             | High Level Output Current $\overline{a} - \overline{g}$<br>@ 15V = $V_{OH}^*$ |     |          | -50 |      |       | -250 | μΑ   |
| Іон             | High Level Output Current BI/RBO                                              |     |          |     |      |       | -50  | μΑ   |
| l <sub>OL</sub> | Low Level Output Current                                                      |     |          | 12  |      |       | 24   | mA   |
| T <sub>A</sub>  | Free Air Operating Temperature                                                | -55 |          | 125 | 0    |       | 70   | °C   |

<sup>\*</sup>OFF state at  $\overline{a}-\overline{g}$ .

#### **Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                              | Conditions                                              |      | Min  | Typ<br>(Note 1) | Max  | Units |
|------------------|----------------------------------------|---------------------------------------------------------|------|------|-----------------|------|-------|
| VI               | Input Clamp Voltage                    | $V_{CC} = Min, I_I = -18 \text{ mA}$                    |      |      |                 | -1.5 | ٧     |
| V <sub>OH</sub>  | High Level                             | $V_{CC} = Min, I_{OH} = Max,$                           | DM54 | 2.4  |                 |      | V     |
|                  | Output Voltage                         | $V_{IL} = Max, \overline{BI}/\overline{RBO}$            | DM74 | 2.7  | 3.4             |      | ·     |
| I <sub>OFF</sub> | Output High Current<br>Segment Outputs | $V_{CC} = 5.5V, V_O = 15V \overline{a} - \overline{g}$  |      |      |                 | 250  | μΑ    |
| V <sub>OL</sub>  | Low Level                              | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max,           | DM54 |      |                 | 0.4  |       |
|                  | Output Voltage                         | $V_{IH} = Min, \overline{a} - \overline{g}$             | DM74 |      | 0.35            | 0.5  |       |
|                  |                                        | $I_{OL} = 3.2 \text{ mA}, \overline{BI}/\overline{RBO}$ | DM74 |      |                 | 0.5  | V     |
|                  |                                        | $I_{OL} = 12 \text{ mA}, \overline{a} - \overline{g}$   | DM74 |      | 0.25            | 0.4  |       |
|                  |                                        | $I_{OL} = 1.6 \text{ mA}, \overline{BI}/\overline{RBO}$ |      |      | 0.4             |      |       |
| II               | Input Current @ Max                    | $V_{CC} = Max, V_I = 7V$                                |      |      | 100             | μΑ   |       |
|                  | Input Voltage                          | $V_{CC} = Max, V_I = 10V$                               |      |      | 100             | μΑ   |       |
| I <sub>IH</sub>  | High Level Input Current               | $V_{CC} = Max, V_I = 2.7V$                              |      |      |                 | 20   | μΑ    |
| I <sub>IL</sub>  | Low Level Input Current                | $V_{CC} = Max, V_I = 0.4V$                              |      |      |                 | -0.4 | mA    |
| los              | Short Circuit                          | V <sub>CC</sub> = Max                                   | DM54 | -0.3 |                 | -2.0 | mA    |
|                  | Output Current                         | (Note 2), I <sub>OS</sub> at BI/RBO                     |      | -0.3 |                 | -2.0 | ı     |
| Icc              | Supply Current                         | V <sub>CC</sub> = Max                                   |      |      |                 | 13   | mA    |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

### Switching Characteristics at $V_{CC} = +5.0V$ , $T_A = +25^{\circ}C$

|                                      |                                                       |            | R <sub>L</sub> = |            |    |
|--------------------------------------|-------------------------------------------------------|------------|------------------|------------|----|
| Symbol                               | Parameter                                             | Conditions | C <sub>L</sub> = | Units      |    |
|                                      |                                                       |            | Min              | Max        |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay An to $\overline{a} - \overline{g}$ |            |                  | 100<br>100 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>RBI to a-g*                      |            |                  | 100<br>100 | ns |

 $<sup>*\</sup>overline{LT}$  = HIGH, A0-A3 = LOW

# **Functional Description**

The 'LS47 decodes the input data in the pattern indicated in the Truth Table and the segment identification illustration. If the input data is decimal zero, a LOW signal applied to the  $\overline{\text{RBI}}$  blanks the display and causes a multidigit display. For example, by grounding the  $\overline{\text{RBI}}$  of the highest order decoder and connecting its  $\overline{\text{BI/RBO}}$  to  $\overline{\text{RBI}}$  of the next lowest order decoder, etc., leading zeros will be suppressed. Similarly, by grounding  $\overline{\text{RBI}}$  of the lowest order decoder and connecting its  $\overline{\text{BI/RBO}}$  to  $\overline{\text{RBI}}$  of the next highest order decoder, etc., trilling zeros will be suppressed. Leading and trailing zeros can be suppressed simultaneously by using external gates, i.e.: by driving  $\overline{\text{RBI}}$  of a intermediate decoder from an OR

gate whose inputs are  $\overline{BI/RBO}$  of the next highest and lowest order decoders.  $\overline{BI/RBO}$  also serves as an unconditional blanking input. The internal NAND gate that generates the  $\overline{RBO}$  signal has a resistive pull-up, as opposed to a totem pole, and thus  $\overline{BI/RBO}$  can be forced LOW by external means, using wired-collector logic. A LOW signal thus applied to  $\overline{BI/RBO}$  turns off all segment outputs. This blanking feature can be used to control display intensity by varying the duty cycle of the blanking signal. A LOW signal applied to  $\overline{LT}$  turns on all segment outputs, provided that  $\overline{BI/RBO}$  is not forced LOW.

# **Logic Diagram**



TL/F/9817-3

# **Numerical Designations—Resultant Displays**



TL/F/9817-4

# **Logic Symbol**



TL/F/9817-2

 $V_{CC} = Pin 16$ GND = Pin 8

### **Truth Table**

| Decimal or | Inputs |     |    |    |            |    |        | Outputs |   |   |   |   |   | Note |   |
|------------|--------|-----|----|----|------------|----|--------|---------|---|---|---|---|---|------|---|
| Function   | ΙT     | RBI | А3 | A2 | <b>A</b> 1 | Α0 | BI/RBO | ā       | b | c | d | ē | Ī | g    |   |
| 0          | Н      | Н   | L  | L  | L          | L  | Н      | L       | L | L | L | L | L | Н    | 1 |
| 1          | Н      | X   | L  | L  | L          | Н  | Н      | Н       | L | L | Н | Н | Н | Н    | 1 |
| 2          | Н      | X   | L  | L  | Н          | L  | Н      | L       | L | Н | L | L | Н | L    |   |
| 3          | Н      | X   | L  | L  | Н          | Н  | Н      | L       | L | L | L | Н | Н | L    |   |
| 4          | Н      | x   | L  | Н  | L          | L  | н      | н       | L | L | Н | Н | L | L    |   |
| 5          | Н      | X   | L  | Н  | L          | Н  | Н      | L       | Н | L | L | Н | L | L    |   |
| 6          | Н      | X   | L  | Н  | Н          | L  | Н      | Н       | Н | L | L | L | L | L    |   |
| 7          | Н      | X   | L  | Н  | Н          | Н  | Н      | L       | L | L | Н | Н | Н | Н    |   |
| 8          | Н      | X   | Н  | L  | L          | L  | Н      | L       | L | L | L | L | L | L    |   |
| 9          | Н      | x   | н  | L  | L          | Н  | н      | L       | L | L | Н | Н | L | L    |   |
| 10         | Н      | X   | Н  | L  | Н          | L  | Н      | Н       | Н | Н | L | L | Н | L    |   |
| 11         | Н      | X   | Н  | L  | Н          | Н  | Н      | Н       | Н | L | L | Н | Н | L    |   |
| 12         | Н      | X   | Н  | Н  | L          | L  | Н      | Н       | L | Н | Н | Н | L | L    |   |
| 13         | Н      | X   | Н  | Н  | L          | Н  | Н      | L       | Н | Н | L | Н | L | L    |   |
| 14         | н      | ×   | н  | Н  | Н          | L  | н      | н       | Н | Н | L | L | L | L    |   |
| 15         | Н      | X   | Н  | Н  | Н          | Н  | Н      | Н       | Н | Н | Н | Н | Н | Н    |   |
| BI         | Х      | X   | X  | Χ  | X          | X  | L      | Н       | Н | Н | Н | Н | Н | Н    | 2 |
| RBI        | Н      | L   | L  | L  | L          | L  | L      | Н       | Н | Н | Н | Н | Н | Н    | 3 |
| LT         | L      | X   | X  | X  | Χ          | Χ  | Н      | L       | L | L | L | L | L | L    | 4 |

Note 1: BI/RBO is wire-AND logic serving as blanking input (BI) and/or ripple-blanking output (RBO). The blanking out (BI) must be open or held at a HIGH level when output functions 0 through 15 are desired, and ripple-blanking input (RBI) must be open or at a HIGH level if blanking or a decimal 0 is not desired. X = input may be HIGH or LOW.

Note 2: When a LOW level is applied to the blanking input (forced condition) all segment outputs go to a HIGH level regardless of the state of any other input condition.

Note 3: When ripple-blanking input (RBI) and inputs A0, A1, A2 and A3 are LOW level, with the lamp test input at HIGH level, all segment outputs go to a HIGH level and the ripple-blanking output (RBO) goes to a LOW level (response condition).

Note 4: When the blanking input/ripple-blanking output (BI/RBO) is open or held at a HIGH level, and a LOW level is applied to lamp test input, all segment outputs go to a LOW level.







16-Lead Ceramic Dual-In-Line Package (J) Order Number DM54LS47J NS Package Number J16A





16-Lead Small Outline Molded Package (M) Order Number DM74LS47M NS Package Number M16A

#### Physical Dimensions inches (millimeters) (Continued) 14 13 12 11 កោៈទោ 16 15 INDEX 0.250 ± 0.010 (6.350 ± 0.254) ĩO PIN NO. 1 IDENT 1 2 3 4 5 6 7 8 1 2 \_ $\frac{0.065}{(1.651)}$ $\frac{0.130 \pm 0.005}{(3.302 \pm 0.127)}$ $\frac{0.060}{(1.524)}$ TYP 0.300 - 0.320 (7.620 - 8.128) OPTIONAL $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 95° ± 5° 0.008 = 0.016 (0.203 = 0.406) TYP 90° ± 4° TYP 0.280 (7.112) 0.125 = 0.150 (3.175 = 3.810) $\frac{0.030 \pm 0.015}{(0.762 \pm 0.381)}$ MIN 0.014 = 0.023 (0.356 = 0.584) TYP 0.100 ± 0.010 (2.540 ± 0.254) (0.325 +0.040 -0.015 0.050 ± 0.010 (1.270 ± 0.254) TYP N16E (REV F) (8.255 +1.016) -0.381 16-Lead Molded Dual-In-Line Package (N) Order Number DM74LS47N NS Package Number N16E $\frac{0.050 - 0.080}{(1.270 - 2.032)}$ 0.371 - 0.390 (9.423 - 9.906) $\frac{0.050\pm0.005}{(1.270\pm0.127)} \text{ TYP}$ <-- 0.000 MIN TYP 0.250 - 0.370 (6.350 - 9.398) 0.300 (7.620) MAX GLASS $\frac{0.245 - 0.275}{(6.223 - 6.985)}$

16-Lead Ceramic Flat Package (W) Order Number DM54LS47W NS Package Number W16A

(0.381 - 0.482) TYP

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

 $\frac{0.026-0.040}{(0.660-1.016)} \ \ {\rm TYP}$ 

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

0.008 - 0.012 (0.203 - 0.305)

DETAIL A



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

PIN NO. 1

National Semiconductor

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408